A new hardware/software partitioning algorithm for DSP processor cores with two types of register files

Nozomu Togawa*, Takashi Sakurai, Masao Yanagisawa, Tatsuo Ohsuki

*Corresponding author for this work

Research output: Contribution to journalLetterpeer-review

Abstract

This letter proposes a hardware/software partitioning algorithm for digital signal processor cores with two register files. Given a compiled assembly code and a timing constraint of execution time, the proposed algorithm generates a processor core configuration with a new assembly code running on the generated processor core. The proposed algorithm considers two register files and determines the number of registers in each of register files. Moreover the algorithm considers two or more types of functional units for each arithmetic or logical operation and assigns functional units with small area to a processor core without causing performance penalty. A generated processor core will have small area compared with processor cores which have a single register file or those which consider only type of functional units for each operation. The experimental results demonstrate the effectiveness and efficiency of the proposed algorithm.

Original languageEnglish
Pages (from-to)2802-2807
Number of pages6
JournalIEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
VolumeE84-A
Issue number11
Publication statusPublished - 2001 Nov

Keywords

  • Digital signal processor
  • Hardware unit
  • Hardware/software cosynthesis
  • Hardware/software partitioning
  • Register file

ASJC Scopus subject areas

  • Signal Processing
  • Computer Graphics and Computer-Aided Design
  • Electrical and Electronic Engineering
  • Applied Mathematics

Fingerprint

Dive into the research topics of 'A new hardware/software partitioning algorithm for DSP processor cores with two types of register files'. Together they form a unique fingerprint.

Cite this