Abstract
The accuracy of parasitic extraction has become increasingly important for system-on-chip (SoC) designs. In this paper, we present a practical method of dealing with the influences of floating dummy metal fills, which are inserted to assist planarization by the chemical-mechanical polishing (CMP) process, in extracting interconnect capacitances. The method is based on reducing the thicknesses of dummy metal layers according to electrical field theory. We also clarify the influences of dummy metal fills on the parasitic capacitance, signal delay, and crosstalk noise. Moreover, we address that the existence of the interlayer dummy metal fills has more significant influences than the intralayer dummies in terms of the impact on coupling capacitances. When dummy metal fills are ignored, the error of capacitance extraction can be more than 30%, whereas the error of the proposed method is less than about 10% for many practical geometries. We also demonstrate, by comparison with capacitance results measured for a 90-nm test chip, that the error of the proposed method is less than 8%.
Original language | English |
---|---|
Title of host publication | Proceedings of the Custom Integrated Circuits Conference |
Pages | 485-488 |
Number of pages | 4 |
Publication status | Published - 2004 |
Event | Proceedings of the IEEE 2004 Custom Integrated Circuits Conference, CICC - Orlando, FL, United States Duration: 2004 Oct 3 → 2004 Oct 6 |
Other
Other | Proceedings of the IEEE 2004 Custom Integrated Circuits Conference, CICC |
---|---|
Country/Territory | United States |
City | Orlando, FL |
Period | 04/10/3 → 04/10/6 |
ASJC Scopus subject areas
- Electrical and Electronic Engineering