Abstract
The authors present a single-chip VLSI chrominance/luminance (Y/C) separator that is economically fabricated for NTSC TV signals at 13.5-MHz CCIR standard sampling rate. In order to realize compactness and low power dissipation, two FIR filter architectures and a multiplier structure are proposed. A silicon compiler, which uses these structures, also contributes to fast and error-free VLSI development. The Y/C separator chip has 10.4-mm × 11.7-mm die size and attains about 860-MOPS operating speed.
Original language | English |
---|---|
Title of host publication | ICASSP, IEEE International Conference on Acoustics, Speech and Signal Processing - Proceedings |
Editors | Anon |
Publisher | Publ by IEEE |
Pages | 2433-2436 |
Number of pages | 4 |
Volume | 4 |
Publication status | Published - 1989 |
Externally published | Yes |
Event | 1989 International Conference on Acoustics, Speech, and Signal Processing - Glasgow, Scotland Duration: 1989 May 23 → 1989 May 26 |
Other
Other | 1989 International Conference on Acoustics, Speech, and Signal Processing |
---|---|
City | Glasgow, Scotland |
Period | 89/5/23 → 89/5/26 |
ASJC Scopus subject areas
- Signal Processing
- Electrical and Electronic Engineering
- Acoustics and Ultrasonics