Abstract
Flip-chip package provides the highest chip density because I/O buffers in it could be placed anywhere inside a chip. The assignment of bump pads, I/O buffers and I/O pins will affect the satisfaction of timing requirement inside die core. In this paper, we proposed an effective three-step hierarchical approach to satisfy the timing-constrained I/O buffer placement in an area-I/O flip-chip design, meanwhile, wirelength could be optimized. First of all, I/O buffers are inserted to the floorplan plane greedily, and then, the wirelength between I/O buffers and I/O pins are optimized by a fixed-outline floorplanning algorithm. Secondly, a network flow model is conducted, and a min-cost-max-flow algorithm is used to assign I/O pins, I/O buffers and bump pads. Finally, the timing constraints are translated to length constraints, the results that satisfy timing constraints are selected. The experimental results show that, under the given timing constraints, higher timing-constrained satisfaction ratio (TCSR) is obtained, and the reduction of total wirelength is 14% on average.
Original language | English |
---|---|
Title of host publication | IEEE Asia-Pacific Conference on Circuits and Systems, Proceedings, APCCAS |
Pages | 631-634 |
Number of pages | 4 |
DOIs | |
Publication status | Published - 2012 |
Event | 2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012 - Kaohsiung Duration: 2012 Dec 2 → 2012 Dec 5 |
Other
Other | 2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012 |
---|---|
City | Kaohsiung |
Period | 12/12/2 → 12/12/5 |
ASJC Scopus subject areas
- Electrical and Electronic Engineering