抄録
In this paper, we present a high-throughput deblocking filter architecture for H.264/AVC in QFHD applications. In order to enhance the parallelism of filtering without notably increasing the area, we propose to parallelize the processing of luminance and chrominance samples, instead of simultaneously filtering two edges of a same component. Although the edge filter and transpose cost of the proposed architecture is a little larger than that of the single-filter solution, control logic is saved by applying an identical processing schedule to both the luminance and chrominance samples. Meanwhile, total SRAM size by bit is kept unchanged when the architecture is parallelized. As a result, throughput of this work is advanced by 50% (or processing time reduced by 33%), to be 136 cycles/MB, while area cost (17.9k gates logic and 8k bits SRAM) is kept comparable to the state-of-the-art works.
本文言語 | English |
---|---|
ホスト出版物のタイトル | Proceedings - 2009 IEEE International Conference on Multimedia and Expo, ICME 2009 |
ページ | 1134-1137 |
ページ数 | 4 |
DOI | |
出版ステータス | Published - 2009 |
イベント | 2009 IEEE International Conference on Multimedia and Expo, ICME 2009 - New York, NY 継続期間: 2009 6月 28 → 2009 7月 3 |
Other
Other | 2009 IEEE International Conference on Multimedia and Expo, ICME 2009 |
---|---|
City | New York, NY |
Period | 09/6/28 → 09/7/3 |
ASJC Scopus subject areas
- コンピュータ グラフィックスおよびコンピュータ支援設計
- コンピュータ ネットワークおよび通信
- ハードウェアとアーキテクチャ
- ソフトウェア