A 1pJ/cycle Processing Engine in LDPC application with charge recovery logic

Yimeng Zhang*, Mengshu Huang, Nan Wang, Satoshi Goto, Tsutomu Yoshihara

*この研究の対応する著者

    研究成果: Conference contribution

    3 被引用数 (Scopus)

    抄録

    This paper presents a Processing Engine (PE) which is used in Low Density Parity Codec (LDPC) application with a novel charge-recovery logic called pseudo-NMOS boost logic (pNBL), to achieve high-speed and low power dissipation. pNBL is a high-overdriven, low area consuming charge recovery logic, which belongs to boost logic family. Proposed Processing Engine is used in LDPC circuit to reduce power dissipation and increase the processing speed. To demonstrate the performance of proposed PE, a test chip is designed and fabricated with 0.18μm CMOS technology. Simulation results indicate that proposed PE with pNBL dissipates only 1pJ/cycle when working at the frequency of 403MHz, which is only 36% of PE with conventional static CMOS gates. The measurement results shows that the test chip can work as high as 609MHz with the energy dissipation of 2.1pJ/cycle.

    本文言語English
    ホスト出版物のタイトル2011 Proceedings of Technical Papers: IEEE Asian Solid-State Circuits Conference 2011, A-SSCC 2011
    ページ213-216
    ページ数4
    DOI
    出版ステータスPublished - 2011
    イベント7th IEEE Asian Solid-State Circuits Conference, A-SSCC 2011 - Jeju
    継続期間: 2011 11月 142011 11月 16

    Other

    Other7th IEEE Asian Solid-State Circuits Conference, A-SSCC 2011
    CityJeju
    Period11/11/1411/11/16

    ASJC Scopus subject areas

    • ハードウェアとアーキテクチャ
    • 電子工学および電気工学

    フィンガープリント

    「A 1pJ/cycle Processing Engine in LDPC application with charge recovery logic」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

    引用スタイル