抄録
This paper describes an all-digital delay-locked loop (DLL) architecture for over 667 Mb/s operating double-data-rate (DDR) type SDRAMs, which suppresses skews and jitters. Two novel replica adjusting techniques are introduced, in which timing skews caused by the clock input and data output circuits are reduced by a hierarchical phase comparing architecture and a replica check method with slow tester. Further, an improved phase interpolating method suppresses jitters caused by a boundary of the fine and coarse delays. A 512-Mb test device is fabricated using a 0.13-μm DRAM process technology, in which skew and jitter suppressed 667-Mb/s (333-MHz) DDR operation has been verified.
本文言語 | English |
---|---|
ページ(範囲) | 194-206 |
ページ数 | 13 |
ジャーナル | IEEE Journal of Solid-State Circuits |
巻 | 39 |
号 | 1 |
DOI | |
出版ステータス | Published - 2004 1月 |
外部発表 | はい |
ASJC Scopus subject areas
- 電子工学および電気工学