抄録
The up-coming video compression standard, high efficiency video coding (HEVC), reduces 50% bit rates in encoding video sequences with same picture quality compared to H.264/AVC. In the in-loop filter (LF) part of HEVC, sample adaptive offset (SAO) is newly added and de-blocking filter (DBF) has been changed a lot. Thus how to construct a high speed and low cost VLSI architecture for HEVC SAO and de-blocking filter is a challenge. In this article, we propose a HEVC LF architecture composed of fully utilized de-blocking filter and SAO. Block based SAO and DBF are employed in this architecture to achieve seamless pipeline between them. The implementation results show that it can be synthesized to 240MHz with 65nm technology. Thus this solution can process 3.84G pixels/s and support 4320p(7680×4320)@120fps decoding.
本文言語 | English |
---|---|
ホスト出版物のタイトル | 2013 IEEE International Conference on Image Processing, ICIP 2013 - Proceedings |
ページ | 1967-1971 |
ページ数 | 5 |
DOI | |
出版ステータス | Published - 2013 |
イベント | 2013 20th IEEE International Conference on Image Processing, ICIP 2013 - Melbourne, VIC 継続期間: 2013 9月 15 → 2013 9月 18 |
Other
Other | 2013 20th IEEE International Conference on Image Processing, ICIP 2013 |
---|---|
City | Melbourne, VIC |
Period | 13/9/15 → 13/9/18 |
ASJC Scopus subject areas
- コンピュータ ビジョンおよびパターン認識