A fast selector-based subtract-multiplication unit and its application to butterfly unit

Youhei Tsukamoto*, Masao Yanagisawa, Tatsuo Ohtsuki, Nozomu Togawa

*この研究の対応する著者

研究成果: Article査読

1 被引用数 (Scopus)

抄録

Large-scale network and multimedia application LSIs include application specific arithmetic units. A multiply-accumulator unit or a MAC unit which is one of these optimized units arranges partial products and decreases carry propagations. However, there is no method similar to MAC to execute "subtractmultiplication". In this paper, we propose a high-speed subtract-multiplication unit that decreases latency of a subtract operation by bit-level transformation using selector logics. By using bit-level transformation, its partial products are calculated directly. The proposed subtract-multiplication units can be applied to any types of systems using subtract-multiplications and a butterfly operation in FFT is one of their suitable applications. We apply them effectively to Radix- 2 butterfly units and Radix-4 butterfly units. Experimental results show that our proposed operation units using selector logics improves the performance by up to 13.92%, compared to a conventional approach.

本文言語English
ページ(範囲)60-69
ページ数10
ジャーナルIPSJ Transactions on System LSI Design Methodology
4
DOI
出版ステータスPublished - 2011

ASJC Scopus subject areas

  • コンピュータ サイエンスの応用
  • 電子工学および電気工学

フィンガープリント

「A fast selector-based subtract-multiplication unit and its application to butterfly unit」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル