抄録
In this paper, a motion estimation processor (MEP) with 3D stacked memory architecture is proposed to 1) reduce the memory and core power consumption; 2) provide higher bandwidth. Firstly, a memory die is designed and staked with MEP die. By adding face-to-face (F2F) pad and through silicon vias (TSV) definitions, 2D electronic design automation (EDA) tools are extended to support the proposed 3D stacking architecture. Moreover, a novel memory controller is applied to control the data transmission and the timing between memory die and MEP die. Finally, 3D physical design is completed for the whole system including TSV/F2F placement, floor plan optimization, power network generation, etc. Comparing with 2D technology, the number of IO pins is reduced by 77%. After optimizing the floor plan of the MEP die and memory die, the routing wire length is reduced by 13.4% and 50% respectively. The simulation results show that the max bandwidth is more than 14GB/s and whole design can support real-time 720p@60fps encoding at 8MHz with less than 65mW, which is only one sixth of the state-of-the-art MEP.
本文言語 | English |
---|---|
ホスト出版物のタイトル | IEEE/IFIP International Conference on VLSI and System-on-Chip, VLSI-SoC |
出版社 | IEEE Computer Society |
巻 | 2015-January |
版 | January |
DOI | |
出版ステータス | Published - 2015 1月 7 |
イベント | 2014 22nd International Conference on Very Large Scale Integration, VLSI-SoC 2014 - Playa del Carmen, Mexico 継続期間: 2014 10月 6 → 2014 10月 8 |
Other
Other | 2014 22nd International Conference on Very Large Scale Integration, VLSI-SoC 2014 |
---|---|
国/地域 | Mexico |
City | Playa del Carmen |
Period | 14/10/6 → 14/10/8 |
ASJC Scopus subject areas
- ハードウェアとアーキテクチャ
- ソフトウェア
- 電子工学および電気工学