A Memory Reduced Turbo Code Decoding Architecture for LTE-Advanced Standard Based on Reverse Recalculation

Ming Zhan, Hong Wen*, Jun Wu

*この研究の対応する著者

研究成果: Article査読

1 被引用数 (Scopus)

抄録

In the LTE-Advanced standards, to satisfy the low-power dissipation requirement in mobile scenarios, a decoder with small memory size has attracted extensive attention. By decomposing the trellis diagram of the adopted turbo code, this paper proposes a memory reduced decoding architecture based on reverse recalculation. A modified Jacobian logarithm is specially investigated for the reverse recalculation, and the reverse recalculation in logarithmic domain and the realization structure are also presented. It shows that at the price of low redundant calculation complexity, the memory size is reduced by 50%, while the decoding performance is very close to that of the Log-MAP algorithm. The proposed decoding scheme is superior to other decoding architectures in terms of dummy computation complexity, memory size and decoding performance.

本文言語English
ページ(範囲)1584-1592
ページ数9
ジャーナルTien Tzu Hsueh Pao/Acta Electronica Sinica
45
7
DOI
出版ステータスPublished - 2017 7月 1
外部発表はい

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「A Memory Reduced Turbo Code Decoding Architecture for LTE-Advanced Standard Based on Reverse Recalculation」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル