A New CR-Delay Circuit Technology for High-Density and High-Speed DRAM’s

Yohji Watanabe, Takashi Ohsawa, Kiyofumi Sakurai, Tohru Furuyama

研究成果: Article査読

13 被引用数 (Scopus)

抄録

A novel capacitance-resistance (CR-) delay circuit technology for high-density DRAM’s has been developed as a method to assure full asynchronicity between memory cell array and peripheral circuits over a wide range of both operating and process conditions, and thus, to realize a fast access time. A unique noise compensation scheme is introduced to the CR-delay circuit to generate a constant delay even under the power supply line noise. This CR-delay circuit was applied to the 4-Mbit DRAM peripheral circuit. As a result, a timing loss as well as a malfunction could be successfully avoided, and 7 ns faster access time and 39 ns shorter cycle time have been achieved, compared with a conventional design using normal inverter chains.

本文言語English
ページ(範囲)905-910
ページ数6
ジャーナルIEEE Journal of Solid-State Circuits
24
4
DOI
出版ステータスPublished - 1989 8月
外部発表はい

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「A New CR-Delay Circuit Technology for High-Density and High-Speed DRAM’s」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル