TY - JOUR
T1 - A simultaneous placement and global routing algorithm for FPGAs with power optimization
AU - Togawa, Nozomu
AU - Ukai, Kaoru
AU - Yanagisawa, Masao
AU - Ohtsuki, Tatsuo
PY - 1999/1/1
Y1 - 1999/1/1
N2 - This paper proposes a simultaneous placement and global routing algorithm for FPGAs with power optimization. The algorithm is based on hierarchical bipartitioning of layout regions and sets of logic-blocks. When bipartitioning a layout region, pseudo-blocks are introduced to preserve connections if there exist connections between bipartitioned logic-block sets. A global route is represented by a sequence of pseudo-blocks. Since pseudo-blocks and logic-blocks can be dealt with equally, placement and global routing are processed simultaneously. The algorithm gives weights to nets with high switching probabilities and attempts to assign the blocks connected by weighted nets to the same region. Thus their length is shortened and the power consumption of a whole circuit can be reduced. The experimental results demonstrate the effectiveness and efficiency of the algorithm.
AB - This paper proposes a simultaneous placement and global routing algorithm for FPGAs with power optimization. The algorithm is based on hierarchical bipartitioning of layout regions and sets of logic-blocks. When bipartitioning a layout region, pseudo-blocks are introduced to preserve connections if there exist connections between bipartitioned logic-block sets. A global route is represented by a sequence of pseudo-blocks. Since pseudo-blocks and logic-blocks can be dealt with equally, placement and global routing are processed simultaneously. The algorithm gives weights to nets with high switching probabilities and attempts to assign the blocks connected by weighted nets to the same region. Thus their length is shortened and the power consumption of a whole circuit can be reduced. The experimental results demonstrate the effectiveness and efficiency of the algorithm.
UR - http://www.scopus.com/inward/record.url?scp=0346487350&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=0346487350&partnerID=8YFLogxK
U2 - 10.1142/s0218126699000098
DO - 10.1142/s0218126699000098
M3 - Article
AN - SCOPUS:0346487350
SN - 0218-1266
VL - 9
SP - 99
EP - 112
JO - Journal of Circuits, Systems and Computers
JF - Journal of Circuits, Systems and Computers
IS - 1-2
ER -