TY - GEN
T1 - Adaptive router with predictor using congestion degree for 3D Network-on-Chip
AU - Zeng, Lian
AU - Jiang, Xin
AU - Watanabe, Takahiro
PY - 2013/1/1
Y1 - 2013/1/1
N2 - As the technology of chip multiprocessors (CMPs) is evolved, the performance of 2D architecture becomes insufficient to meet various requirements, and three-dimensional integrated circuits (3D-ICs) provide an attractive solution to improve network performance by using through silicon via (TSV). However, there are more transmitted packets in 3D network and congestion condition becomes more complex. The performance of network depends critically on its routing algorithm. Various routing algorithms have been proposed for 3D NoCs. Adaptive routing algorithm that merges local congestion and future congestion information was proposed in [9]. But the congestion used in it is roughly estimated, not very precise, but network performance is affected by the congestion significantly. In this paper, we propose a more precise congestion for predictor based on [9] and implement it in 3D NoCs. The proposed method is proved to have better latency and throughput than traditional routing methods like XY routing and Odd-even routing.
AB - As the technology of chip multiprocessors (CMPs) is evolved, the performance of 2D architecture becomes insufficient to meet various requirements, and three-dimensional integrated circuits (3D-ICs) provide an attractive solution to improve network performance by using through silicon via (TSV). However, there are more transmitted packets in 3D network and congestion condition becomes more complex. The performance of network depends critically on its routing algorithm. Various routing algorithms have been proposed for 3D NoCs. Adaptive routing algorithm that merges local congestion and future congestion information was proposed in [9]. But the congestion used in it is roughly estimated, not very precise, but network performance is affected by the congestion significantly. In this paper, we propose a more precise congestion for predictor based on [9] and implement it in 3D NoCs. The proposed method is proved to have better latency and throughput than traditional routing methods like XY routing and Odd-even routing.
KW - 3D Network-on-Chip
KW - Adaptive routing
KW - Congestion
KW - prediction algorithm
UR - http://www.scopus.com/inward/record.url?scp=84906893345&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84906893345&partnerID=8YFLogxK
U2 - 10.1109/ISOCC.2013.6863982
DO - 10.1109/ISOCC.2013.6863982
M3 - Conference contribution
AN - SCOPUS:84906893345
SN - 9781479911417
T3 - ISOCC 2013 - 2013 International SoC Design Conference
SP - 46
EP - 49
BT - ISOCC 2013 - 2013 International SoC Design Conference
PB - IEEE Computer Society
T2 - 2013 International SoC Design Conference, ISOCC 2013
Y2 - 17 November 2013 through 19 November 2013
ER -