TY - GEN
T1 - An efficient design algorithm for exploring flexible topologies in custom adaptive 3D NoCs for high performance and low power
AU - Jiang, Xin
AU - Zhang, Ran
AU - Watanabe, Takahiro
PY - 2011/12/1
Y1 - 2011/12/1
N2 - The application of 3D Networks-on-chip (NoCs) has been proved to be an effective solution to the global communication of 3D IC integration, while the design of NoC topologies has played a critical role to increase interconnection performance. In this work, we propose a new procedure for designing application specific irregular 3D NoC topologies which achieve significant performance improvement. The objective is to improve both communication latency and power consumption under several 3D constraints. We propose a two-stage design model based on a series of efficient algorithms to explore the optimized topology in a large scale searching space. Numerical experimental results show that the topologies by our design algorithm achieve more performance improvement (about 31.5%) than the classical topologies and the proposed algorithm also proves to be a time efficient method for exploration in the large solution space.
AB - The application of 3D Networks-on-chip (NoCs) has been proved to be an effective solution to the global communication of 3D IC integration, while the design of NoC topologies has played a critical role to increase interconnection performance. In this work, we propose a new procedure for designing application specific irregular 3D NoC topologies which achieve significant performance improvement. The objective is to improve both communication latency and power consumption under several 3D constraints. We propose a two-stage design model based on a series of efficient algorithms to explore the optimized topology in a large scale searching space. Numerical experimental results show that the topologies by our design algorithm achieve more performance improvement (about 31.5%) than the classical topologies and the proposed algorithm also proves to be a time efficient method for exploration in the large solution space.
UR - http://www.scopus.com/inward/record.url?scp=84860858160&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84860858160&partnerID=8YFLogxK
U2 - 10.1109/ASICON.2011.6157240
DO - 10.1109/ASICON.2011.6157240
M3 - Conference contribution
AN - SCOPUS:84860858160
SN - 9781612841908
T3 - Proceedings of International Conference on ASIC
SP - 535
EP - 538
BT - Proceedings - 2011 IEEE 9th International Conference on ASIC, ASICON 2011
T2 - 2011 IEEE 9th International Conference on ASIC, ASICON 2011
Y2 - 25 October 2011 through 28 October 2011
ER -