An efficient hardware routing algorithms for NoC

Yiping Dong*, Zhen Lin, Takahiro Watanabe

*この研究の対応する著者

研究成果: Conference contribution

3 被引用数 (Scopus)

抄録

Networks on Chip (NoC) has been widely discussed for its smart structure and high performance. Routing algorithms significantly influence design cost and system performance of NoC. In this paper, a new hardware method called FinalDestination-Tag (FDT) is proposed to improve the original Destination-Tag (DT) method for implementing different routing algorithms. Compared with the DT method, the proposed FDT method could reduce the header size of the packet. We evaluate NoC with this proposed method in terms of circuit resource, average latency, max latency, average throughput and power consumption. The results indicate that the proposed method is effective in increasing throughput and reducing circuit resource, latency and power consumption for NoC.

本文言語English
ホスト出版物のタイトルTENCON 2010 - 2010 IEEE Region 10 Conference
ページ1525-1530
ページ数6
DOI
出版ステータスPublished - 2010 12月 1
イベント2010 IEEE Region 10 Conference, TENCON 2010 - Fukuoka, Japan
継続期間: 2010 11月 212010 11月 24

出版物シリーズ

名前IEEE Region 10 Annual International Conference, Proceedings/TENCON

Other

Other2010 IEEE Region 10 Conference, TENCON 2010
国/地域Japan
CityFukuoka
Period10/11/2110/11/24

ASJC Scopus subject areas

  • コンピュータ サイエンスの応用
  • 電子工学および電気工学

フィンガープリント

「An efficient hardware routing algorithms for NoC」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル