TY - GEN
T1 - An energy-efficient high-level synthesis algorithm incorporating interconnection delays and dynamic multiple supply voltages
AU - Abe, Shin Ya
AU - Shi, Youhua
AU - Usami, Kimiyoshi
AU - Yanagisawa, Masao
AU - Togawa, Nozomu
PY - 2013/8/15
Y1 - 2013/8/15
N2 - In this paper, we propose an adaptive voltage huddle-based distributed-register architecture (AVHDR architecture) that integrates dynamic multiple supply voltages and interconnection delays into high-level synthesis. Next, we propose a high-level synthesis algorithm for AVHDR architectures. Our algorithm is based on iterative improvement of scheduling/binding and floorplanning. In the iteration process, huddles, each of which abstracts modules placed close to each other, are naturally generated using floorplanning. Low-supply voltages are assigned to non-critical operations, and leakage power is cut off by turning off the power supply to the sleeping functional units. Experimental results show that our algorithm achieves 50% energy-saving compared with conventional algorithms.
AB - In this paper, we propose an adaptive voltage huddle-based distributed-register architecture (AVHDR architecture) that integrates dynamic multiple supply voltages and interconnection delays into high-level synthesis. Next, we propose a high-level synthesis algorithm for AVHDR architectures. Our algorithm is based on iterative improvement of scheduling/binding and floorplanning. In the iteration process, huddles, each of which abstracts modules placed close to each other, are naturally generated using floorplanning. Low-supply voltages are assigned to non-critical operations, and leakage power is cut off by turning off the power supply to the sleeping functional units. Experimental results show that our algorithm achieves 50% energy-saving compared with conventional algorithms.
UR - http://www.scopus.com/inward/record.url?scp=84881335853&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84881335853&partnerID=8YFLogxK
U2 - 10.1109/VLDI-DAT.2013.6533808
DO - 10.1109/VLDI-DAT.2013.6533808
M3 - Conference contribution
AN - SCOPUS:84881335853
SN - 9781467344357
T3 - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
BT - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
T2 - 2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
Y2 - 22 April 2013 through 24 April 2013
ER -