抄録
A high-speed programmable digital speech signal processor VLSI (DSSP1) with 18-bit floating-point architecture and 32-bit micro-instructions is developed using 1. 2- mu m CMOS technology. This chip integrates a normalizing floating-point ALU, a 512-w dual-port data RAM, and a 4-Kw micro-program ROM to enable normalizing floating-point operations within a 50-nsec machine-cycle. A high-speed communicative interface that allows a wide variety of configurations to suit various user requirements is provided. The processor VLSI is designed almost entirely with a top-down DA system, which significantly reduces chip size and design time.
本文言語 | English |
---|---|
ページ(範囲) | 427-432 |
ページ数 | 6 |
ジャーナル | Review of the Electrical Communications Laboratories |
巻 | 36 |
号 | 4 |
出版ステータス | Published - 1988 1月 1 |
外部発表 | はい |
ASJC Scopus subject areas
- 工学(全般)