抄録
Network-on-Chip(NoC) architectures have been proposed as a promising alternative to classical bus-based communication architectures. In this paper, we propose a two phases framework to solve application-specific NoCs topology generation problem. At floorplanning phase, we carry out partition driven floorplanning. At post-floorplanning phase, a heuristic method and a min-cost max-flow algorithm is used to insert switches and network interfaces. Finally, we allocate paths to minimize power consumption. The experimental results show our algorithm is effective for power saving.
本文言語 | English |
---|---|
ホスト出版物のタイトル | Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC |
ページ | 535-540 |
ページ数 | 6 |
DOI | |
出版ステータス | Published - 2010 |
イベント | 2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010 - Taipei 継続期間: 2010 1月 18 → 2010 1月 21 |
Other
Other | 2010 15th Asia and South Pacific Design Automation Conference, ASP-DAC 2010 |
---|---|
City | Taipei |
Period | 10/1/18 → 10/1/21 |
ASJC Scopus subject areas
- 電子工学および電気工学
- コンピュータ サイエンスの応用
- コンピュータ グラフィックスおよびコンピュータ支援設計