HARDWARE IMPLEMENTATION OF 9. 6/16 KBIT/S APC-MLQ SPEECH CODEC AND ITS APPLICATIONS FOR MOBILE SATELLITE COMMUNICATIONS.

Yohtaro Yatsuzuka*, Hideo Okinaka, Naofumi Koishi, Hirotsugu Nojiri

*この研究の対応する著者

研究成果: Conference article査読

1 被引用数 (Scopus)

抄録

A hardware speech codec that is based on an adaptive predictive coding with maximum-likelihood quantization (APC-MLQ) algorithm capable of alternating the coding rates between 9. 6 kb/s and 16 kb/s is described. The codec is implemented on printed circuit boards that include analog interfaces, 64 kb/s PCM interfaces, sampling-rate converters between 8 and 6. 4 kHz, an APC-MLQ coder, and a decoder. Eight T1 TMS 32010 DSP chips are used to construct the codec. Extensive efforts have been made to reduce the processing delay, resulting in a total codec delay of 65 ms at 9. 6 kb/s and 63 ms at 16 kb/s. The major analog characteristics meet the specifications of CCITT G. 712 for 64 kb/s PCM at both transmission rates. The codec provides high speech quality not ony at 16 kb/s but also at 9. 6 kb/s, which is sufficient for mobile satellite communications. The 16 kb/s codec can maintain the transparency of voiceband data at 2. 4 kb/s or below.

本文言語English
ページ(範囲)418-424
ページ数7
ジャーナルConference Record - International Conference on Communications
出版ステータスPublished - 1987
外部発表はい

ASJC Scopus subject areas

  • コンピュータ ネットワークおよび通信
  • 電子工学および電気工学

フィンガープリント

「HARDWARE IMPLEMENTATION OF 9. 6/16 KBIT/S APC-MLQ SPEECH CODEC AND ITS APPLICATIONS FOR MOBILE SATELLITE COMMUNICATIONS.」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル