Highly flexible row and column redundancy and cycle time adaptive read data path for double data rate synchronous memories

Kiyohiro Furutani*, Takeshi Hamamoto, Takeo Miki, Masaya Nakano, Takashi Kono, Shigeru Kikuda, Yasuhiro Konishi, Tsutomu Yoshihara

*この研究の対応する著者

    研究成果: Article査読

    1 被引用数 (Scopus)

    抄録

    This paper describes two circuit techniques useful for the design of high density and high speed low cost double data rate memories. One is a highly flexible row and column redundancy circuit which allows the division of flexible row redundancy unit into multiple column redundancy unit for higher flexibility, with a new test mode circuit which enables the use of the finer pitch laser fuse. Another is a compact read data path which allows the smooth data flow without wait time in the high frequency operation with less area penalty. These circuit techniques achieved the compact chip size with the cell efficiency of 60.6% and the high band-width of 400 MHz operation with CL=2.5.

    本文言語English
    ページ(範囲)255-262
    ページ数8
    ジャーナルIEICE Transactions on Electronics
    E88-C
    2
    出版ステータスPublished - 2005

    ASJC Scopus subject areas

    • 電子工学および電気工学

    フィンガープリント

    「Highly flexible row and column redundancy and cycle time adaptive read data path for double data rate synchronous memories」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

    引用スタイル