抄録
With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packetcircuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.
本文言語 | English |
---|---|
ジャーナル | IEICE Electronics Express |
巻 | 13 |
号 | 14 |
DOI | |
出版ステータス | Published - 2016 |
ASJC Scopus subject areas
- 電子材料、光学材料、および磁性材料
- 凝縮系物理学
- 電子工学および電気工学