Modeling the impact of input-to-output coupling capacitance on power dissipation estimation in deep submicron CMOS circuits

Huang Zhangcai*, Li Na, Huang Sui, Yasuaki Inoue

*この研究の対応する著者

    研究成果: Conference contribution

    抄録

    In this paper modeling the impact of input-to-output coupling capacitance on power dissipation estimation in submicron CMOS circuits is proposed. Compared with conventional methods, the proposed model is much accurate because it considers the impact of the input-to-output capacitance on power dissipation estimation. In addition, the proposed model can estimate the impact of coupling capacitance on serial gates. The experimental results show that the proposed model can obtain an considerable improvement in accuracy.

    本文言語English
    ホスト出版物のタイトルICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007
    ページ1154-1157
    ページ数4
    出版ステータスPublished - 2008
    イベントICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007 - Kokura
    継続期間: 2007 7月 112007 7月 13

    Other

    OtherICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007
    CityKokura
    Period07/7/1107/7/13

    ASJC Scopus subject areas

    • 電子工学および電気工学

    フィンガープリント

    「Modeling the impact of input-to-output coupling capacitance on power dissipation estimation in deep submicron CMOS circuits」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

    引用スタイル