抄録
In this paper modeling the impact of input-to-output coupling capacitance on power dissipation estimation in submicron CMOS circuits is proposed. Compared with conventional methods, the proposed model is much accurate because it considers the impact of the input-to-output capacitance on power dissipation estimation. In addition, the proposed model can estimate the impact of coupling capacitance on serial gates. The experimental results show that the proposed model can obtain an considerable improvement in accuracy.
本文言語 | English |
---|---|
ホスト出版物のタイトル | ICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007 |
ページ | 1154-1157 |
ページ数 | 4 |
出版ステータス | Published - 2008 |
イベント | ICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007 - Kokura 継続期間: 2007 7月 11 → 2007 7月 13 |
Other
Other | ICCCAS 2007 - International Conference on Communications, Circuits and Systems 2007 |
---|---|
City | Kokura |
Period | 07/7/11 → 07/7/13 |
ASJC Scopus subject areas
- 電子工学および電気工学