TY - GEN
T1 - New power-efficient FPGA design combining with region-constrained placement and multiple power domains
AU - Li, Ce
AU - Dong, Yiping
AU - Watanabe, Takahiro
PY - 2011/9/13
Y1 - 2011/9/13
N2 - Multiple power domain design architectures have been studied for the power-efficient FPGAs. But, most of these researches pay attention on the clustered logic block's finegrain power gating which increases the FPGA size significantly. This paper presents a fast placement algorithm for coarsegrain FPGAs architecture, by which the circuit with multiple power domains is mapped into several regions for low power consumption. Each region uses one or several sleep transistors in order to conserve leakage energy. Using the CAD framework, we discuss the power efficiency of sleep region FPGA architecture by using the benchmarks assumed in multiple power domains. Simulation result shows that 9.1% power consumption of FPGA can be reduced on average by the proposed placement algorithm, compared to the traditional algorithm. Furthermore, when the dual power domains are individually power-on and -off, our proposed method can reduce the power more than 20%.
AB - Multiple power domain design architectures have been studied for the power-efficient FPGAs. But, most of these researches pay attention on the clustered logic block's finegrain power gating which increases the FPGA size significantly. This paper presents a fast placement algorithm for coarsegrain FPGAs architecture, by which the circuit with multiple power domains is mapped into several regions for low power consumption. Each region uses one or several sleep transistors in order to conserve leakage energy. Using the CAD framework, we discuss the power efficiency of sleep region FPGA architecture by using the benchmarks assumed in multiple power domains. Simulation result shows that 9.1% power consumption of FPGA can be reduced on average by the proposed placement algorithm, compared to the traditional algorithm. Furthermore, when the dual power domains are individually power-on and -off, our proposed method can reduce the power more than 20%.
UR - http://www.scopus.com/inward/record.url?scp=80052540944&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=80052540944&partnerID=8YFLogxK
U2 - 10.1109/NEWCAS.2011.5981221
DO - 10.1109/NEWCAS.2011.5981221
M3 - Conference contribution
AN - SCOPUS:80052540944
SN - 9781612841359
T3 - 2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
SP - 69
EP - 72
BT - 2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
T2 - 2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
Y2 - 26 June 2011 through 29 June 2011
ER -