New power-efficient FPGA design combining with region-constrained placement and multiple power domains

Ce Li*, Yiping Dong, Takahiro Watanabe

*この研究の対応する著者

研究成果: Conference contribution

3 被引用数 (Scopus)

抄録

Multiple power domain design architectures have been studied for the power-efficient FPGAs. But, most of these researches pay attention on the clustered logic block's finegrain power gating which increases the FPGA size significantly. This paper presents a fast placement algorithm for coarsegrain FPGAs architecture, by which the circuit with multiple power domains is mapped into several regions for low power consumption. Each region uses one or several sleep transistors in order to conserve leakage energy. Using the CAD framework, we discuss the power efficiency of sleep region FPGA architecture by using the benchmarks assumed in multiple power domains. Simulation result shows that 9.1% power consumption of FPGA can be reduced on average by the proposed placement algorithm, compared to the traditional algorithm. Furthermore, when the dual power domains are individually power-on and -off, our proposed method can reduce the power more than 20%.

本文言語English
ホスト出版物のタイトル2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
ページ69-72
ページ数4
DOI
出版ステータスPublished - 2011 9月 13
イベント2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011 - Bordeaux, France
継続期間: 2011 6月 262011 6月 29

出版物シリーズ

名前2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011

Conference

Conference2011 IEEE 9th International New Circuits and Systems Conference, NEWCAS 2011
国/地域France
CityBordeaux
Period11/6/2611/6/29

ASJC Scopus subject areas

  • ハードウェアとアーキテクチャ
  • 電子工学および電気工学

フィンガープリント

「New power-efficient FPGA design combining with region-constrained placement and multiple power domains」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル