抄録
In this paper, we propose a novel min cut based algorithm for multiple supply voltage assignment under timing constraints. Different with the traditional sensitivity based methods which focus on how to make full use of the slacks of non-critical gates, the proposed algorithm concentrates on critical gates. The circuit is initialized in the lowest power level, then the length of critical paths is tried to be shortened with the minimized power increment until the timing constraints are satisfied. Experimental results show that given dual-vdd, our method beats traditional methods both in power saving and runtime, especially runtime.
本文言語 | English |
---|---|
ホスト出版物のタイトル | Proceedings of the 12th International Symposium on Quality Electronic Design, ISQED 2011 |
ページ | 150-155 |
ページ数 | 6 |
DOI | |
出版ステータス | Published - 2011 |
イベント | 12th International Symposium on Quality Electronic Design, ISQED 2011 - Santa Clara, CA 継続期間: 2011 3月 14 → 2011 3月 16 |
Other
Other | 12th International Symposium on Quality Electronic Design, ISQED 2011 |
---|---|
City | Santa Clara, CA |
Period | 11/3/14 → 11/3/16 |
ASJC Scopus subject areas
- 電子工学および電気工学