Performance-driven high-level synthesis with floorplan for GDR architectures and its evaluation

Akira Ohchi*, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki

*この研究の対応する著者

研究成果: Conference contribution

4 被引用数 (Scopus)

抄録

In this paper, we propose a high-level synthesis method targeting generalized distributed-register architecture in which we introduce shared/local registers and global/local controllers. Functional units on a critical path use local registers and local controllers and functional units on non-critical path use shared register and global controller in our architecture. Our method is based on iterative improvement of scheduling/binding and floorplanning. Using iterative flow, we obtains a generalized distributed-register architecture where its scheduling/binding as well as floorplanning are simultaneously optimized. Experimental results show that 8.6% performance improvement can be achieved compared to the conventional high-performance method.

本文言語English
ホスト出版物のタイトルISCAS 2010 - 2010 IEEE International Symposium on Circuits and Systems
ホスト出版物のサブタイトルNano-Bio Circuit Fabrics and Systems
ページ921-924
ページ数4
DOI
出版ステータスPublished - 2010 8月 31
イベント2010 IEEE International Symposium on Circuits and Systems: Nano-Bio Circuit Fabrics and Systems, ISCAS 2010 - Paris, France
継続期間: 2010 5月 302010 6月 2

出版物シリーズ

名前ISCAS 2010 - 2010 IEEE International Symposium on Circuits and Systems: Nano-Bio Circuit Fabrics and Systems

Conference

Conference2010 IEEE International Symposium on Circuits and Systems: Nano-Bio Circuit Fabrics and Systems, ISCAS 2010
国/地域France
CityParis
Period10/5/3010/6/2

ASJC Scopus subject areas

  • ハードウェアとアーキテクチャ
  • 電子工学および電気工学

フィンガープリント

「Performance-driven high-level synthesis with floorplan for GDR architectures and its evaluation」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル