TY - GEN
T1 - Post-Silicon Programmed Body-Biasing Platform suppressing device variability in 45 nm CMOS technology
AU - Suzuki, Hiroaki
AU - Kurimoto, Masanori
AU - Yamanaka, Tadao
AU - Takata, Hidehiro
AU - Makino, Hiroshi
AU - Shinohara, Hirofumi
PY - 2008
Y1 - 2008
N2 - The Post-Silicon Programmed Body-Biasing Platform is proposed to suppress device variability in the 45-nm CMOS technology era. The proposed platform measures device speed during post-fabrication testing. Then the fast die is marked so that the body-bias circuit turns on and reduces leakage current of the die that is selected and marked in a user application. Because the slow die around the speed specifications of a product is not body-biased, the product runs as fast as a normal non-body-biasing product. Although the leakage power of a fast die is reduced, the speed specification does not change. The proposed platform improves the worst corner specification comprising the two worst cases of speed and leakage power. The test chip, fabricated using 45-nm technology, improves the worst corner of stand-by leakage power vs. speed by 70%.
AB - The Post-Silicon Programmed Body-Biasing Platform is proposed to suppress device variability in the 45-nm CMOS technology era. The proposed platform measures device speed during post-fabrication testing. Then the fast die is marked so that the body-bias circuit turns on and reduces leakage current of the die that is selected and marked in a user application. Because the slow die around the speed specifications of a product is not body-biased, the product runs as fast as a normal non-body-biasing product. Although the leakage power of a fast die is reduced, the speed specification does not change. The proposed platform improves the worst corner specification comprising the two worst cases of speed and leakage power. The test chip, fabricated using 45-nm technology, improves the worst corner of stand-by leakage power vs. speed by 70%.
KW - Body-Biasing
KW - Device variability suppression
KW - Leakage current reduction
KW - Post-Silicon Programming
UR - http://www.scopus.com/inward/record.url?scp=57549087960&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=57549087960&partnerID=8YFLogxK
U2 - 10.1145/1393921.1393931
DO - 10.1145/1393921.1393931
M3 - Conference contribution
AN - SCOPUS:57549087960
SN - 9781605581095
T3 - Proceedings of the International Symposium on Low Power Electronics and Design
SP - 15
EP - 20
BT - ISLPED'08
T2 - ISLPED'08: 13th ACM/IEEE International Symposium on Low Power Electronics and Design
Y2 - 11 August 2008 through 13 August 2008
ER -