TY - GEN
T1 - Power reduction through specific instruction scheduling based on hardware/software Co-design
AU - Kang, Zhao
AU - Jinian, Bian
AU - Chenqian, Jiang
AU - Sheqin, Dong
AU - Goto, Satoshi
PY - 2007
Y1 - 2007
N2 - In this paper, an instruction-level power reduction model for the low power System-on-a-Chip is proposed, which combines the hardware and software design together. Firstly, to reduce the power consumption via hardware design, this model is equipped with a specific instruction extraction process, which utilizes a sub-graph matching algorithm. Then a scheduling algorithm is integrated in this model to achieve power compression via reducing the memory access number. Finally, a set of Fir filter programs are power-driven optimized using the proposed model based on hardware/software co-design strategy, and the experimental results indicate that this model can reduce the power consumption effectively.
AB - In this paper, an instruction-level power reduction model for the low power System-on-a-Chip is proposed, which combines the hardware and software design together. Firstly, to reduce the power consumption via hardware design, this model is equipped with a specific instruction extraction process, which utilizes a sub-graph matching algorithm. Then a scheduling algorithm is integrated in this model to achieve power compression via reducing the memory access number. Finally, a set of Fir filter programs are power-driven optimized using the proposed model based on hardware/software co-design strategy, and the experimental results indicate that this model can reduce the power consumption effectively.
KW - Hardware/software co-design
KW - Power reduction
KW - Scheduling
KW - SoC
KW - Specific instruction
UR - http://www.scopus.com/inward/record.url?scp=48349106572&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=48349106572&partnerID=8YFLogxK
U2 - 10.1109/ICASIC.2007.4415600
DO - 10.1109/ICASIC.2007.4415600
M3 - Conference contribution
AN - SCOPUS:48349106572
SN - 1424411327
SN - 9781424411320
SP - 193
EP - 196
BT - ASICON 2007 - 2007 7th International Conference on ASIC Proceeding
T2 - 2007 7th International Conference on ASIC, ASICON 2007
Y2 - 26 October 2007 through 29 October 2007
ER -