TY - JOUR
T1 - Sub-operation parallelism optimization in SIMD processor synthesis and its experimental evaluations
AU - Togawa, Nozomu
AU - Kawazu, Hideki
AU - Uchida, Jumpei
AU - Miyaoka, Yuichiro
AU - Yanagisawa, Masao
AU - Ohtsuki, Tatsuo
PY - 2005
Y1 - 2005
N2 - In this paper, we propose a sub-operation parallelism optimization algorithm in SIMD processor synthesis. Given an initial assembly code and timing constraints, our algorithm synthesizes a processor core with sub-operation parallelism optimization for SIMD functional units. First we consider an initial processor which has sufficient hardware units for executing an initial assembly code. An initial processor core includes the maximum sub-operation parallelism for each SIMD functional unit. By gradually reducing sub-operation parallelism, we can finally have a processor core with small area meeting a given timing constraints. We show the effectiveness of our proposed algorithm through experimental results.
AB - In this paper, we propose a sub-operation parallelism optimization algorithm in SIMD processor synthesis. Given an initial assembly code and timing constraints, our algorithm synthesizes a processor core with sub-operation parallelism optimization for SIMD functional units. First we consider an initial processor which has sufficient hardware units for executing an initial assembly code. An initial processor core includes the maximum sub-operation parallelism for each SIMD functional unit. By gradually reducing sub-operation parallelism, we can finally have a processor core with small area meeting a given timing constraints. We show the effectiveness of our proposed algorithm through experimental results.
UR - http://www.scopus.com/inward/record.url?scp=67649109314&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=67649109314&partnerID=8YFLogxK
U2 - 10.1109/ISCAS.2005.1465383
DO - 10.1109/ISCAS.2005.1465383
M3 - Conference article
AN - SCOPUS:67649109314
SN - 0271-4310
SP - 3499
EP - 3502
JO - Proceedings - IEEE International Symposium on Circuits and Systems
JF - Proceedings - IEEE International Symposium on Circuits and Systems
M1 - 1465383
T2 - IEEE International Symposium on Circuits and Systems 2005, ISCAS 2005
Y2 - 23 May 2005 through 26 May 2005
ER -