TY - GEN
T1 - Suspicious timing error prediction with in-cycle clock gating
AU - Shi, Youhua
AU - Igarashi, Hiroaki
AU - Togawa, Nozomu
AU - Yanagisawa, Masao
PY - 2013/7/5
Y1 - 2013/7/5
N2 - Conventionally, circuits are designed to add pessimistic timing margin to solve delay variation problems, which guarantees 'always correct' operations. However, due to the fact that such a worst-case condition occurs rarely, the traditional pessimistic design method is therefore becoming one of the main obstacles for designers to achieve higher performance and/or ultra-low power consumption. By monitoring timing error occurrence during circuit operation, adaptive timing error detection and recovery methods have gained wide interests recently as a promising solution. As an extension of existing research, in this paper, we propose a suspicious timing error prediction method for performance or energy efficiency improvement in pipeline designs. Experimental results show that with when compared with typical margin designs, the proposed method can 1) achieve up to 1.41X throughput improvement with in-situ timing error prediction ability; and 2) allow the design to be overclocked by up to 1.88X with 'always correct' outputs.
AB - Conventionally, circuits are designed to add pessimistic timing margin to solve delay variation problems, which guarantees 'always correct' operations. However, due to the fact that such a worst-case condition occurs rarely, the traditional pessimistic design method is therefore becoming one of the main obstacles for designers to achieve higher performance and/or ultra-low power consumption. By monitoring timing error occurrence during circuit operation, adaptive timing error detection and recovery methods have gained wide interests recently as a promising solution. As an extension of existing research, in this paper, we propose a suspicious timing error prediction method for performance or energy efficiency improvement in pipeline designs. Experimental results show that with when compared with typical margin designs, the proposed method can 1) achieve up to 1.41X throughput improvement with in-situ timing error prediction ability; and 2) allow the design to be overclocked by up to 1.88X with 'always correct' outputs.
KW - Timing error prediction
KW - clock gating
KW - robust design
UR - http://www.scopus.com/inward/record.url?scp=84879565461&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84879565461&partnerID=8YFLogxK
U2 - 10.1109/ISQED.2013.6523631
DO - 10.1109/ISQED.2013.6523631
M3 - Conference contribution
AN - SCOPUS:84879565461
SN - 9781467349536
T3 - Proceedings - International Symposium on Quality Electronic Design, ISQED
SP - 335
EP - 340
BT - Proceedings of the 14th International Symposium on Quality Electronic Design, ISQED 2013
T2 - 14th International Symposium on Quality Electronic Design, ISQED 2013
Y2 - 4 March 2013 through 6 March 2013
ER -