抄録
We activated source/drain junctions of CMOS by simply replacing RTA in the conventional production flow by non-melt laser spike annealing (LSA). We did not form any additional layers unlike the conventional laser annealing. The 50-nm gate CMOS devices thus formed had overwhelmingly better Vth roll-offs and larger drain currents compared to those by RTA. We found that the LSA-devices without offset spacers had better performance than those with offset spacers, and that the optimization of the overlap length between the gate and source/drain extensions was important due to the minimal lateral diffusion during the sub-millisecond annealing of LSA.
本文言語 | English |
---|---|
ホスト出版物のタイトル | Digest of Technical Papers - Symposium on VLSI Technology |
ページ | 174-175 |
ページ数 | 2 |
出版ステータス | Published - 2004 |
外部発表 | はい |
イベント | 2004 Symposium on VLSI Technology - Digest of Technical Papers - Honolulu, HI, United States 継続期間: 2004 6月 15 → 2004 6月 17 |
Other
Other | 2004 Symposium on VLSI Technology - Digest of Technical Papers |
---|---|
国/地域 | United States |
City | Honolulu, HI |
Period | 04/6/15 → 04/6/17 |
ASJC Scopus subject areas
- 電子工学および電気工学