Weighted adders with selector logics for super-resolution and its FPGA-based evaluation

Hiromine Yoshihara*, Masao Yanagisawa, Nozomu Togawa

*この研究の対応する著者

研究成果: Conference contribution

1 被引用数 (Scopus)

抄録

Super-resolution is a technique to remove the noise of observed images and restore its high frequencies. We focus on reconstruction-based super-resolution. Reconstruction requires large computation cost since it requires many images. In this paper, we propose a fast weighted adder for reconstruction-based super-resolution. From the viewpoint of reducing partial products, we propose two approaches to speed up a weighted adder. First, we use selector logics to halve its partial products. Second, we propose a weights-range limit method utilizing negative term. By applying our proposed approaches to a weighted adder, we can reduce carry propagations and our weighted adder can be designed by a fast circuit as compared to conventional ones. Experimental evaluations demonstrate that our weighted adder improves the performance by a maximum of 29.9% and reduces a maximum of 592 LUTs, compared to conventional implementations.

本文言語English
ホスト出版物のタイトル2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012
ページ603-606
ページ数4
DOI
出版ステータスPublished - 2012 12月 1
イベント2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012 - Kaohsiung, Taiwan, Province of China
継続期間: 2012 12月 22012 12月 5

出版物シリーズ

名前IEEE Asia-Pacific Conference on Circuits and Systems, Proceedings, APCCAS

Conference

Conference2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012
国/地域Taiwan, Province of China
CityKaohsiung
Period12/12/212/12/5

ASJC Scopus subject areas

  • 電子工学および電気工学

フィンガープリント

「Weighted adders with selector logics for super-resolution and its FPGA-based evaluation」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル