TY - GEN
T1 - Weighted adders with selector logics for super-resolution and its FPGA-based evaluation
AU - Yoshihara, Hiromine
AU - Yanagisawa, Masao
AU - Togawa, Nozomu
PY - 2012/12/1
Y1 - 2012/12/1
N2 - Super-resolution is a technique to remove the noise of observed images and restore its high frequencies. We focus on reconstruction-based super-resolution. Reconstruction requires large computation cost since it requires many images. In this paper, we propose a fast weighted adder for reconstruction-based super-resolution. From the viewpoint of reducing partial products, we propose two approaches to speed up a weighted adder. First, we use selector logics to halve its partial products. Second, we propose a weights-range limit method utilizing negative term. By applying our proposed approaches to a weighted adder, we can reduce carry propagations and our weighted adder can be designed by a fast circuit as compared to conventional ones. Experimental evaluations demonstrate that our weighted adder improves the performance by a maximum of 29.9% and reduces a maximum of 592 LUTs, compared to conventional implementations.
AB - Super-resolution is a technique to remove the noise of observed images and restore its high frequencies. We focus on reconstruction-based super-resolution. Reconstruction requires large computation cost since it requires many images. In this paper, we propose a fast weighted adder for reconstruction-based super-resolution. From the viewpoint of reducing partial products, we propose two approaches to speed up a weighted adder. First, we use selector logics to halve its partial products. Second, we propose a weights-range limit method utilizing negative term. By applying our proposed approaches to a weighted adder, we can reduce carry propagations and our weighted adder can be designed by a fast circuit as compared to conventional ones. Experimental evaluations demonstrate that our weighted adder improves the performance by a maximum of 29.9% and reduces a maximum of 592 LUTs, compared to conventional implementations.
KW - FPGA
KW - partial product
KW - selector logics
KW - super-resolution
KW - weighted adder
UR - http://www.scopus.com/inward/record.url?scp=84874132178&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=84874132178&partnerID=8YFLogxK
U2 - 10.1109/APCCAS.2012.6419107
DO - 10.1109/APCCAS.2012.6419107
M3 - Conference contribution
AN - SCOPUS:84874132178
SN - 9781457717291
T3 - IEEE Asia-Pacific Conference on Circuits and Systems, Proceedings, APCCAS
SP - 603
EP - 606
BT - 2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012
T2 - 2012 IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2012
Y2 - 2 December 2012 through 5 December 2012
ER -